# **Unit 5: Dynamic Logic Circuits**

# **Voltage Bootstrapping**

- Voltage bootstrapping is a technique used for overcoming threshold voltage drops in digital circuits.
- Consider the circuit shown in (a), where voltage V<sub>x</sub> ≤ V<sub>DD</sub>, M2 will operate in saturation.
- When V<sub>in</sub> = 0, then
   V<sub>out</sub>(max) = V<sub>x</sub> V<sub>T2</sub>(V<sub>out</sub>)
- To overcome threshold voltage drop and to obtain V<sub>DD</sub> at output node, V<sub>x</sub> must be increased.
- In (b) third transistor M3 is added.





- The two capacitor C<sub>s</sub> and C<sub>boot</sub> represent capacitances which dynamically couple the voltage V<sub>x</sub> to the ground and to the output.
- The circuit will produce a high V<sub>x</sub> during switching, so threshold voltage can be overcome at the output node.
   V<sub>x</sub> ≥ V<sub>DD</sub> + V<sub>T2</sub>(V<sub>out</sub>)
- Initially Vin = 1, M1 is in linear region & M2 in saturation and output voltage is low.
- Since ID3 = 0, V<sub>x</sub> = V<sub>DD</sub> V<sub>T3</sub>(V<sub>x</sub>)
- If input switches from 1 to 0 at t = 0, M1 turns off and V<sub>out</sub> will start to rise.
- The change in output voltage level will now be coupled to V<sub>x</sub> through bootstrap capacitor C<sub>boot</sub>.
- The transient current flowing through C<sub>s</sub> and C<sub>boot</sub> is

$$i_{Cs} \approx i_{Cboot} \iff C_S \frac{dV_x}{dt} \approx C_{boot} \frac{d(V_{out} - V_x)}{dt}$$

- C<sub>s</sub> is the sum of parasitic source-to-substrate capacitance of M3 and gate-to-substrate capacitance of M2.
- To obtain large C<sub>boot</sub> in comparison to C<sub>s</sub>, an extra dummy transistor is added to the circuit as shown.
- The dummy transistors drain and source terminals are connected together, it acts as an MOS capacitor between V<sub>x</sub> and V<sub>out</sub>.



Realization of the bootstrapping capacitor with a dummy MOS device.

# Dynamic CMOS Logic (Precharge-Evaluate Logic)

In the following, we will introduce a dynamic CMOS circuit technique which allows us to significantly reduce the number of transistors used to implement any logic function.

The circuit operation is based on first *precharging* the output node capacitance and subsequently, *evaluating* the output level according to the applied inputs.



#### Both of these

operations are scheduled by a single clock signal, which drives one nMOS and one pMOS transistor in each dynamic stage. A dynamic CMOS logic gate which implements the function  $F = (A_1 A_2 A_3 + B_1 B_2)$  is shown in Fig. 9.26.

When the clock signal is low (precharge phase), the pMOS precharge transistor  $M_p$  is conducting, while the complementary nMOS transistor  $M_e$  is off. The parasitic output capacitance of the circuit is charged up through the conducting pMOS transistor to a logic-high level of  $V_{out} = V_{DD}$ . The input voltages are also applied during this phase, but they have no influence yet upon the output level since  $M_e$  is turned off.

When the clock signal becomes high (evaluate phase), the precharge transistor  $M_p$  turns off and  $M_e$  turns on. The output node voltage may now remain at the logic-high level or drop to a logic low, depending on the input voltage levels. If the input signals create a conducting path between the output node and the ground, the output capacitance will discharge toward  $V_{OL} = 0$  V. The final discharged output level depends on the time span of the evaluation phase. Otherwise,  $V_{Out}$  remains at  $V_{DD}$ .

The operation of the single-stage dynamic CMOS logic gate is quite straightforward. For practical multi-stage applications, however, the dynamic CMOS gate presents a significant problem. To examine this fundamental limitation, consider the two-stage cascaded structure shown in Fig. 9.27. Here, the output of the first dynamic CMOS stage drives one of the inputs of the second dynamic CMOS stage, which is assumed to be a two-input NAND gate for simplicity.

During the precharge phase, both output voltages Vout1, and Vout2 are pulled up by the respective pMOS precharge devices. Also, the external inputs are applied during this phase. The input variables of the first stage are assumed to be such that the output Vout1 will drop to logic "0" during the evaluation phase. On the other hand, the external input of the second-stage NAND2 gate is assumed to be a logic " 1," as shown in Fig. 9.27.



Figure 9.27. Illustration of the cascading problem in dynamic CMOS logic.

When the evaluation phase begins, both output voltages Voutl and *Vout2* are logic-high. The output of the first stage (Vout1) eventually drops to its correct logic level after a certain time delay.

However, since the evaluation in the second stage is done concurrently, starting with the high value of Voutl at the beginning of the evaluation phase, the output voltage *Vout2* at the end of the evaluation phase will be *erroneously* low. Although the first stage output subsequently assumes its correct output value once the stored charge is drained, the correction of the second-stage output is not possible.

This example illustrates that dynamic CMOS logic stages driven by the same clock signal cannot be cascaded directly. This severe limitation seems to undermine all the other advantages of dynamic CMOS logic, such as low power dissipation, large noise margins, and low transistor count. Alternative clocking schemes and circuit structures must be developed to overcome this problem.

## Domino CMOS Logic

Remember that the problem in cascading conventional dynamic CMOS stages occurs when one or more inputs of a stage make a 1 to 0 transition *during* the evaluation phase, as illustrated in Fig. 9.27.

On the other hand, if we build a system by cascading domino CMOS logic gates as shown in Fig. 9.29, all input transistors in subsequent logic blocks will be turned off during the precharge phase, since all buffer outputs are equal to 0. During the evaluation phase, each buffer output can make at most one transition (from 0 to 1),



Figure 9.29. Cascaded domino CMOS logic gates.

and thus each input of all subsequent logic stages can also make at most one (0 to 1) transition. In a cascade structure consisting of several such stages, the evaluation of each stage ripples the next stage evaluation, similar to a chain of dominos falling one after the other. The structure is hence called *domino CMOS logic*.

### Semiconductor Memories



Overview of semiconductor memory types.

# Read-Only Memory (ROM) Circuits



|   |   |   |   | C1 |   |   |   |
|---|---|---|---|----|---|---|---|
| 1 | 0 | 0 | 0 | 0  | 1 | 0 | 1 |
| 0 | 1 | 0 | 0 | 0  | 0 | 1 | 1 |
| 0 | 0 | 1 | 0 | 1  | 0 | 0 | 1 |
| 0 | 0 | 0 | 1 | 0  | 1 | 1 | 0 |

Example of a 4-bit x 4-bit NOR-based ROM array.

### 6T – CMOS SRAM Cell Design Strategy



Circuit topology of the CMOS SRAM cell.

To determine the (W/L) ratios of the transistors in a typical CMOS SRAM cell as shown in Fig. a number of design criteria must be taken into consideration. The two basic requirements which dictate the (W/L) ratios are:

- (a) the data-read operation should not destroy the stored information in the SRAM cell, and
- (b) the cell should allow modification of the stored information during the data-write phase.

# Voltage levels in the SRAM cell at the beginning of the "read" operation

Consider the data read operation first, assuming that a logic "0" is stored in the cell. The voltage levels in the CMOS SRAM cell at the beginning of the "read" operation are depicted in Fig. Here, the transistors M2 and M5 are turned off, while the transistors M1 and M6 operate in the linear mode.

Thus, the internal node voltages are V1 = 0 coand V2 = VDD before the cell access (or pass) transistors M3 and M4 are turned on. The active transistors at the beginning of the data-read operation are highlighted in Fig.



Voltage levels in the SRAM cell at the beginning of the "read" operation.

After the pass transistors M3 and M4 are turned on by the row selection circuitry, the voltage level of column  $\overline{C}$  will not show any significant variation since no current will flow through M4. On the other half of the cell, however, M3 and M1 will conduct a nonzero current and the voltage level of column C will begin to drop slightly. Note that the column capacitance  $C_C$  is typically very large; therefore, the amount of decrease in the column voltage is limited to a few hundred millivolts during the read phase.

The key design issue for the data-read operation is then to guarantee that the voltage V1, does not exceed the threshold voltage of M2, so that the transistor M2 remains turned off during the read phase, i.e.,

$$V_{1,max} \leq V_{T,2}$$



Voltage levels in the SRAM cell at the beginning of the "read" operation.

We can assume that after the access transistors are turned on, the column voltage Vc remains approximately equal to *VDD*. Hence, M3 operates in saturation while M1 operates in the linear region.

 $\frac{k_{n,3}}{2}(V_{DD}-V_1-V_{T,n})^2 = \frac{k_{n,1}}{2}(2(V_{DD}-V_{T,n})V_1-V_1^2)$  Combining this equation with the above equation results in:

The upper limit of the aspect ratio found above is actually more conservative, since a portion of the drain current of M3 will also be used to charge-up the parasitic node capacitance of node (1).

 $\frac{k_{n,3}}{k_{n,1}} = \frac{\left(\frac{W}{L}\right)_3}{\left(\frac{W}{L}\right)_1} < \frac{2(V_{DD} - 1.5 V_{T,n}) V_{T,n}}{\left(V_{DD} - 2 V_{T,n}\right)^2}$ 

aspect ratios of M2 and M4.

To summarize, the transistor M2 will remain in cut-off during the read "0" operation if above condition is satisfied.

A symmetrical condition also dictates the

# Voltage levels in the SRAM cell at the beginning of the "write" operation

Now consider the write "0" operation, assuming that a logic "1" is stored in the SRAM cell initially. Figure shows the voltage levels in the CMOS SRAM cell at the beginning of the data-write operation. The transistors M1 and M6 are turned off, while the transistors M2 and M5 operate in the linear mode. Thus, the internal node voltages are V1 = VDD and V2 = 0 V before the cell access (or pass) transistors M3 and M4 are turned on.



Voltage levels in the SRAM cell at the beginning of the "write" operation.

The column voltage  $V_C$  is forced to logic "0" level by the data-write circuitry; thus, we may assume that  $V_C$  is approximately equal to 0 V. Once the pass transistors M3 and M4 are turned on by the row selection circuitry, we expect that the node voltage  $V_2$  remains below the threshold voltage of M1, since M2 and M4 are designed according to condition (10.5). Consequently, the voltage level at node (2) would not be sufficient to turn on M1. To change the stored information, i.e., to force  $V_1$  to 0 V and  $V_2$  to  $V_{DD}$ , the node voltage  $V_1$  must be reduced below the threshold voltage of M2, so that M2 turns off first. When  $V_1 = V_{T,n}$ , the transistor M3 operates in the linear region while M5 operates in saturation.

$$\frac{k_{p,5}}{2} \left( 0 - V_{DD} - V_{T,p} \right)^2 = \frac{k_{n,3}}{2} \left( 2 \left( V_{DD} - V_{T,n} \right) V_{T,n} - V_{T,n}^2 \right) \tag{10.6}$$

Rearranging this condition results in:

$$\frac{k_{p,5}}{k_{n,3}} < \frac{2(V_{DD} - 1.5V_{T,n})V_{T,n}}{(V_{DD} + V_{T,p})^2}$$

$$\frac{\left(\frac{W}{L}\right)_5}{\left(\frac{W}{L}\right)_3} < \frac{\mu_n}{\mu_p} \cdot \frac{2(V_{DD} - 1.5V_{T,n})V_{T,n}}{(V_{DD} + V_{T,p})^2}$$
(10.7)

To summarize, the transistor M2 will be forced into cut-off mode during the write "0" operation if condition (10.7) is satisfied. This will guarantee that M1 subsequently turns on, changing the stored information. Note that a symmetrical condition also dictates the aspect ratios of M6 and M4.

# SRAM Data '1' Read operation

1) let 
$$Q = 1$$
 &  $Q = 0$ 

2)  $WL = 1$ 

3)  $B:t & B:t \Rightarrow 0/p \text{ lenes}$ 

4) Precharge cap to  $Vpp$ 

5)  $B:t = Volt V$ :

6)  $B:t & B:t \rightarrow to \text{ serve amplifier.}$ 

8 : If  $B:t \text{ Value.} V$ . then  $0/p = 1$ 

SRAM Data '0' Read operation

1) let 
$$8=0$$
 &  $8=1$   
2)  $WL=1$   
3)  $B:t$  &  $B:t$   $\Rightarrow$   $0/p$  lines  
4) Precharge cap to  $VDD$ 

→ 5> Bit = Volt V.



Voltage levels in the SRAM cell at the beginning of the "read" operation.

If Bit value I then O/p = 0

# SRAM Data '1' write operation

1) let 
$$0 = 0$$
 &  $0 = 1$ 

2)  $1 = 1$ 

3)  $1 = 1$ 

3)  $1 = 1$ 

3)  $1 = 1$ 

3)  $1 = 1$ 

3)  $1 = 1$ 

3)  $1 = 1$ 

3)  $1 = 1$ 

4)  $1 = 1$ 

5)  $1 = 1$ 

6 and

5)  $1 = 1$ 

7)  $1 = 1$ 

7)  $1 = 1$ 

7)  $1 = 1$ 

7)  $1 = 1$ 

7)  $1 = 1$ 

7)  $1 = 1$ 

7)  $1 = 1$ 

7)  $1 = 1$ 

7)  $1 = 1$ 

7)  $1 = 1$ 

7)  $1 = 1$ 

7)  $1 = 1$ 

7)  $1 = 1$ 

7)  $1 = 1$ 

7)  $1 = 1$ 

7)  $1 = 1$ 

7)  $1 = 1$ 

8)  $1 = 1$ 

8)  $1 = 1$ 

8)  $1 = 1$ 

8)  $1 = 1$ 

8)  $1 = 1$ 

8)  $1 = 1$ 

8)  $1 = 1$ 

8)  $1 = 1$ 

8)  $1 = 1$ 

8)  $1 = 1$ 

8)  $1 = 1$ 

8)  $1 = 1$ 

8)  $1 = 1$ 

8)  $1 = 1$ 

8)  $1 = 1$ 

8)  $1 = 1$ 

8)  $1 = 1$ 

8)  $1 = 1$ 

8)  $1 = 1$ 

8)  $1 = 1$ 

8)  $1 = 1$ 

8)  $1 = 1$ 

8)  $1 = 1$ 

8)  $1 = 1$ 

8)  $1 = 1$ 

8)  $1 = 1$ 

8)  $1 = 1$ 

8)  $1 = 1$ 

8)  $1 = 1$ 

8)  $1 = 1$ 

8)  $1 = 1$ 

8)  $1 = 1$ 

8)  $1 = 1$ 

9)  $1 = 1$ 

8)  $1 = 1$ 

8)  $1 = 1$ 

8)  $1 = 1$ 

8)  $1 = 1$ 

8)  $1 = 1$ 

8)  $1 = 1$ 

8)  $1 = 1$ 

8)  $1 = 1$ 

8)  $1 = 1$ 

8)  $1 = 1$ 

8)  $1 = 1$ 

8)  $1 = 1$ 

8)  $1 = 1$ 

8)  $1 = 1$ 

8)  $1 = 1$ 

8)  $1 = 1$ 

8)  $1 = 1$ 

8)  $1 = 1$ 

8)  $1 = 1$ 

8)  $1 = 1$ 

8)  $1 = 1$ 

8)  $1 = 1$ 

8)  $1 = 1$ 

8)  $1 = 1$ 

8)  $1 = 1$ 

8)  $1 = 1$ 

8)  $1 = 1$ 

8)  $1 = 1$ 

8)  $1 = 1$ 

8)  $1 = 1$ 

8)  $1 = 1$ 

9)  $1 = 1$ 

9)  $1 = 1$ 

9)  $1 = 1$ 

9)  $1 = 1$ 

9)  $1 = 1$ 

9)  $1 = 1$ 

9)  $1 = 1$ 

9)  $1 = 1$ 

9)  $1 = 1$ 

9)  $1 = 1$ 

9)  $1 = 1$ 

9)  $1 = 1$ 

9)  $1 = 1$ 

9)  $1 = 1$ 

9)  $1 = 1$ 

9)  $1 = 1$ 

9)  $1 = 1$ 

9)  $1 = 1$ 

9)  $1 = 1$ 

9)  $1 = 1$ 

9)  $1 = 1$ 

9)  $1 = 1$ 

9)  $1 = 1$ 

9)  $1 = 1$ 

9)  $1 = 1$ 

9)  $1 = 1$ 

9)  $1 = 1$ 

9)  $1 = 1$ 

9)  $1 = 1$ 

9)  $1 = 1$ 

9)  $1 = 1$ 

9)  $1 = 1$ 

9)  $1 = 1$ 

9)  $1 = 1$ 

9)  $1 = 1$ 

9)  $1 = 1$ 

9)  $1 = 1$ 

9)  $1 = 1$ 

9)  $1 = 1$ 

9)  $1 = 1$ 

9)  $1 = 1$ 

9)  $1 = 1$ 

9)  $1 = 1$ 

9)  $1 = 1$ 

9)  $1 = 1$ 

9)  $1 = 1$ 

9)  $1 = 1$ 

9)  $1 = 1$ 

9)  $1 = 1$ 

9)  $1 = 1$ 

9)  $1 = 1$ 

9)  $1 = 1$ 

9)  $1 = 1$ 

9)  $1 = 1$ 

9)  $1 = 1$ 

9)  $1 = 1$ 

9)  $1 = 1$ 

9)  $1 = 1$ 

9)  $1 = 1$ 

9)  $1 = 1$ 

9)  $1 = 1$ 

9)  $1 = 1$ 

9)  $1 = 1$ 

9)  $1 = 1$ 

9)  $1 = 1$ 

9)  $1 = 1$ 

9)  $1 = 1$ 

9)  $1 = 1$ 

9)  $1 = 1$ 

9)  $1 = 1$ 

9)  $1 = 1$ 

9)  $1 = 1$ 

9)  $1 = 1$ 

9)  $1 = 1$ 

9)  $1 = 1$ 



If 
$$M_5$$
=on then  $V_1 = high$   $Q = L$ 

### Three-Transistor DRAM Cell

The operation of the three-transistor DRAM cell and its peripheral circuitry is based on a two-phase non-overlapping clock scheme. The precharge events are driven by  $\varphi 1$ , whereas the "read" and "write" events are driven by  $\varphi 2$ .

Every "data read" and "data write" operation is preceded by a precharge cycle, which is initiated with the precharge signal PC going high. During the precharge cycle, the column pull-up transistors are activated, and the corresponding column capacitances C2 and C3 ws are charged up to logic-high level.

With typical enhancement type nMOS pull-up transistors ( $V_{TO} \approx 1.0 \text{ V}$ ) and a power supply voltage of 5 V, the voltage level of both columns after the precharge is approximately equal to 3.5 V.



All "data read" and "data write" operations are performed during the active  $\phi_2$  phase, i.e., when PC is low. Figure 10.38 depicts the typical voltage waveforms associated with the 3-T DRAM cell during a sequence of four consecutive operations: write "1," read "1," write "0," and read "0." The four precharge cycles shown in Fig. 10.38 are numbered 1, 3, 5, and 7, respectively. Figure 10.39 illustrates the transient currents charging up the two columns ( $D_{in}$  and  $D_{out}$ ) during a precharge cycle. The precharge cycle is effectively completed when both capacitance voltages reach their steady-state values. Note here that the two column capacitances  $C_2$  and  $C_3$  are at least one order of magnitude larger than the internal storage capacitance  $C_1$ .



Figure 10.38. Typical voltage waveforms associated with the 3-T DRAM cell during four consecutive operations: write "1," read "1," write "0," and read "0."

# 3T DRAM Data Write operation

i) 
$$W = L$$
,  $R = 0$ 

ii)  $M_1 = 0N$ 
 $M_2 = M_3 = 0FF$ 

iii)  $Bit = J/p$  Line for write

iii)  $V_X = V_{DD} - V_{Fine} \rightarrow when Bit = 1$ 
 $V_X = 0 \rightarrow when Bit = 0$ 

iv)  $Sit \rightarrow opposite of Bit$ 

vi) W = 0.



# 3T DRAM Data Read operation

3) Cz: & precharged to. Vdd for read ws-

4) If 
$$V_X = V_{DD} - V_{TD}$$
  
 $M_2 = 0N$  then  $M_3 = 0D$ 

i.e., Bit = 0 -> sent to sense amplifier k hence 0/p = 1.

5) If 
$$V_X = 0$$
 $M_2 = Off$ 

Bit = Vop prechase will remain so  $O/P = 0$ 



# 1T DRAM Cell



Read operation 1) Co = Vdd (precharge) node volt 13 Vdd If C, has IV then node volt becomes > Vold If it is sent to sense amplifier then Op is fead as I It will refresh the cell.

### 1T DRAM Cell



### Reference

- Sung-Mo Kang, Yusuf Leblebici: "CMOS
   DIGITAL INTEGRATED CIRCUITS Analysis and
   Design," 3<sup>rd</sup> Edition, McGraw Hill, 2003.
  - For Unit 4 refer chapter 7 and 8
  - For Unit 5 refer chapter 9 and 10